pp. 833-843
S&M1542 Research Paper of Special Issue https://doi.org/10.18494/SAM.2018.1784 Published: April 27, 2018 Characteristics of a Lock-in Thermography Signal from Solder Bump Cracking in Wafer-level Chip Scale Packaging for Internet of Things Applications [PDF] I-Chih Wu, Yu-Jung Huang, Min-Haw Wang, and Ling-Sheng Jang (Received October 23, 2017; Accepted December 20, 2017) Keywords: lock-in thermography, indium-antimonide, infrared, WLCSP, fault location
Internet of Things (IoT) devices are increasingly incorporating miniature multilayered integrated architectures. However, the localization of faults in the interconnection of solder bumps remains challenging. The problem of solder bump cracking (SBC), which causes failure of interconnections subjected to evaluation of board-level reliability (BLR) in wafer-level chip scale packaging (WLCSP) for IoT applications, is studied. Lock-in thermography (LIT) monitoring is a promising method for failure analysis (FA) of SBC. This method makes use of indium-antimonide (InSb) as the infrared (IR) sensor. In this study, we characterized the drop test behavior of WLCSP and the critical units located at the printed circuit board (PCB) center. LIT is shown to enable the detection of the fault location between the IoT chip and PCB in complex daisy chain interconnections, and more accurate detection as a result of applying LIT to thermal imaging for the resistive openings of SBC is discussed. The experimental results show that the employment of LIT enhances the visibility of the resistive openings. The analysis method can also be extended to shorts or leakage currents in thermally active failures, especially in packaged semiconductors.
Corresponding author: Ling-Sheng JangCite this article I-Chih Wu, Yu-Jung Huang, Min-Haw Wang, and Ling-Sheng Jang, Characteristics of a Lock-in Thermography Signal from Solder Bump Cracking in Wafer-level Chip Scale Packaging for Internet of Things Applications, Sens. Mater., Vol. 30, No. 4, 2018, p. 833-843. |